Zur Kurzanzeige

Describing and Simulating Dynamic Reconfiguration in SystemC Exemplified by a Dedicated 3D Collision Detection Hardware

dc.contributor.advisorAnlauf, Joachim K.
dc.contributor.authorRaabe, Andreas
dc.date.accessioned2020-04-12T17:39:08Z
dc.date.available2020-04-12T17:39:08Z
dc.date.issued2008
dc.identifier.urihttps://hdl.handle.net/20.500.11811/3673
dc.description.abstract

The ongoing trend towards development of parallel software and the increased flexibility of state-of-the-art programmable logic devices are currently converging in the field of reconfigurable hardware. On the other hand there is the traditional hardware market, with its increasingly short development cycles, which is mainly driven by high-level prototyping of products. To enable the design community to conveniently develop reconfigurable architectures in a short time-to-market, this thesis introduces the library ReChannel, which extends SystemC with advanced language constructs for high level reconfiguration modelling. It combines IP reuse and high-level modelling with reconfiguration. The proposed methodology was tested on a hierarchical FPGA-based 3D collision detection accelerator, is also presented. To enable implementation of such a complex algorithm in FPGA logic it had to be implemented using fixed-point arithmetic. Therefore a special method was derived that enables rounding of the used bounding-volumes without incurring the correctness of the non-intersection reports. This guarantees a correct overall result. A bound on the rounding error was derived that gives a measure of the number of false intersection reports, and thus on the run-time. A triangle and a quadrangle intersection test were implemented as the second

dc.language.isoeng
dc.rightsIn Copyright
dc.rights.urihttp://rightsstatements.org/vocab/InC/1.0/
dc.subjectDynamische Rekonfiguration
dc.subjectSystemC
dc.subjectHardware-Beschreibung
dc.subjectHDL
dc.subjectSimulation
dc.subjectReChannel
dc.subjectKollisionserkennung
dc.subjectSchnitttest
dc.subjectHüllkörper
dc.subjectFPGA
dc.subjectCollisionChip
dc.subjectDynamic Reconfiguration
dc.subjectHardware Description
dc.subjectCollision Detection
dc.subjectIntersection test
dc.subjectBounding-Volume
dc.subject.ddc004 Informatik
dc.titleDescribing and Simulating Dynamic Reconfiguration in SystemC Exemplified by a Dedicated 3D Collision Detection Hardware
dc.typeDissertation oder Habilitation
dc.publisher.nameUniversitäts- und Landesbibliothek Bonn
dc.publisher.locationBonn
dc.rights.accessRightsopenAccess
dc.identifier.urnhttps://nbn-resolving.org/urn:nbn:de:hbz:5N-15232
ulbbn.pubtypeErstveröffentlichung
ulbbnediss.affiliation.nameRheinische Friedrich-Wilhelms-Universität Bonn
ulbbnediss.affiliation.locationBonn
ulbbnediss.thesis.levelDissertation
ulbbnediss.dissID1523
ulbbnediss.date.accepted20.08.2008
ulbbnediss.fakultaetMathematisch-Naturwissenschaftliche Fakultät
dc.contributor.coRefereeKlein, Reinhard


Dateien zu dieser Ressource

Thumbnail

Das Dokument erscheint in:

Zur Kurzanzeige

Die folgenden Nutzungsbestimmungen sind mit dieser Ressource verbunden:

InCopyright